An efficient FPGA-based dynamic partial reconfiguration design flow and environment for image and signal processing IP cores

This paper describes a dynamic partial reconfiguration (DPR) design flow and environment for image and signal processing algorithms used in adaptive applications. Based on the evaluation of the existing DPR design flow, important features such as overall flexibility, application and standardised interfa...

Penerangan Penuh

Disimpan dalam:
Butiran Bibliografi
Pengarang-pengarang Utama: Krill, B., Ahmad , Afandi, Amira, Abbes, Rabah, Hassan
Format: Artikel
Diterbitkan: Elsevier Ltd. 2010
Subjek-subjek:
Capaian Atas Talian:http://eprints.uthm.edu.my/3045/
Penanda-penanda: Tambah Penanda
Tiada Penanda, Jadilah orang pertama menanda rekod ini!