Efficient architectures for 3D HWT using dynamic partial reconfiguration

This paper presents the design and implementation of three dimensional (3D) Haar wavelet transform (HWT) with transpose based computation and dynamic partial reconfiguration (DPR) mechanism on field programmable gate array (FPGA). Due to the separability property of the multi-dimensional HWT, the prop...

Penerangan Penuh

Disimpan dalam:
Butiran Bibliografi
Pengarang-pengarang Utama: Ahmad , Afandi, Krill, Benjamin, Rabah, Abbes
Format: Artikel
Diterbitkan: Elsevier Ltd. 2010
Subjek-subjek:
Capaian Atas Talian:http://eprints.uthm.edu.my/3046/
Penanda-penanda: Tambah Penanda
Tiada Penanda, Jadilah orang pertama menanda rekod ini!
Jadilah orang pertama meninggalkan komen!
Anda perlu log masuk dahulu