Thermal model with metal consideration for System-On-Chip testing
Increasing switching activities leads to high temperature during testing, which has adverse impact on circuit performance and reliability. Therefore, simulating thermal effects on System-on-Chip (SoC) when performing test scheduling is essential. However, most of the previous works on temperatureawa...
Saved in:
| Main Authors: | , |
|---|---|
| Format: | Article |
| Published: |
American Scientific Publishers
2014
|
| Subjects: | |
| Online Access: | http://eprints.utm.my/63055/ http://eprints.utm.my/63055/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|